forked from Qortal/Brooklyn
You can not select more than 25 topics
Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
2211 lines
53 KiB
2211 lines
53 KiB
// SPDX-License-Identifier: BSD-3-Clause |
|
/* |
|
* Copyright (c) 2020, Linaro Limited |
|
*/ |
|
|
|
#include <dt-bindings/interrupt-controller/arm-gic.h> |
|
#include <dt-bindings/clock/qcom,gcc-sm8350.h> |
|
#include <dt-bindings/clock/qcom,rpmh.h> |
|
#include <dt-bindings/interconnect/qcom,sm8350.h> |
|
#include <dt-bindings/mailbox/qcom-ipcc.h> |
|
#include <dt-bindings/power/qcom-aoss-qmp.h> |
|
#include <dt-bindings/power/qcom-rpmpd.h> |
|
#include <dt-bindings/soc/qcom,rpmh-rsc.h> |
|
#include <dt-bindings/thermal/thermal.h> |
|
#include <dt-bindings/interconnect/qcom,sm8350.h> |
|
|
|
/ { |
|
interrupt-parent = <&intc>; |
|
|
|
#address-cells = <2>; |
|
#size-cells = <2>; |
|
|
|
chosen { }; |
|
|
|
clocks { |
|
xo_board: xo-board { |
|
compatible = "fixed-clock"; |
|
#clock-cells = <0>; |
|
clock-frequency = <38400000>; |
|
clock-output-names = "xo_board"; |
|
}; |
|
|
|
sleep_clk: sleep-clk { |
|
compatible = "fixed-clock"; |
|
clock-frequency = <32000>; |
|
#clock-cells = <0>; |
|
}; |
|
}; |
|
|
|
cpus { |
|
#address-cells = <2>; |
|
#size-cells = <0>; |
|
|
|
CPU0: cpu@0 { |
|
device_type = "cpu"; |
|
compatible = "qcom,kryo685"; |
|
reg = <0x0 0x0>; |
|
enable-method = "psci"; |
|
next-level-cache = <&L2_0>; |
|
qcom,freq-domain = <&cpufreq_hw 0>; |
|
#cooling-cells = <2>; |
|
L2_0: l2-cache { |
|
compatible = "cache"; |
|
next-level-cache = <&L3_0>; |
|
L3_0: l3-cache { |
|
compatible = "cache"; |
|
}; |
|
}; |
|
}; |
|
|
|
CPU1: cpu@100 { |
|
device_type = "cpu"; |
|
compatible = "qcom,kryo685"; |
|
reg = <0x0 0x100>; |
|
enable-method = "psci"; |
|
next-level-cache = <&L2_100>; |
|
qcom,freq-domain = <&cpufreq_hw 0>; |
|
#cooling-cells = <2>; |
|
L2_100: l2-cache { |
|
compatible = "cache"; |
|
next-level-cache = <&L3_0>; |
|
}; |
|
}; |
|
|
|
CPU2: cpu@200 { |
|
device_type = "cpu"; |
|
compatible = "qcom,kryo685"; |
|
reg = <0x0 0x200>; |
|
enable-method = "psci"; |
|
next-level-cache = <&L2_200>; |
|
qcom,freq-domain = <&cpufreq_hw 0>; |
|
#cooling-cells = <2>; |
|
L2_200: l2-cache { |
|
compatible = "cache"; |
|
next-level-cache = <&L3_0>; |
|
}; |
|
}; |
|
|
|
CPU3: cpu@300 { |
|
device_type = "cpu"; |
|
compatible = "qcom,kryo685"; |
|
reg = <0x0 0x300>; |
|
enable-method = "psci"; |
|
next-level-cache = <&L2_300>; |
|
qcom,freq-domain = <&cpufreq_hw 0>; |
|
#cooling-cells = <2>; |
|
L2_300: l2-cache { |
|
compatible = "cache"; |
|
next-level-cache = <&L3_0>; |
|
}; |
|
}; |
|
|
|
CPU4: cpu@400 { |
|
device_type = "cpu"; |
|
compatible = "qcom,kryo685"; |
|
reg = <0x0 0x400>; |
|
enable-method = "psci"; |
|
next-level-cache = <&L2_400>; |
|
qcom,freq-domain = <&cpufreq_hw 1>; |
|
#cooling-cells = <2>; |
|
L2_400: l2-cache { |
|
compatible = "cache"; |
|
next-level-cache = <&L3_0>; |
|
}; |
|
}; |
|
|
|
CPU5: cpu@500 { |
|
device_type = "cpu"; |
|
compatible = "qcom,kryo685"; |
|
reg = <0x0 0x500>; |
|
enable-method = "psci"; |
|
next-level-cache = <&L2_500>; |
|
qcom,freq-domain = <&cpufreq_hw 1>; |
|
#cooling-cells = <2>; |
|
L2_500: l2-cache { |
|
compatible = "cache"; |
|
next-level-cache = <&L3_0>; |
|
}; |
|
|
|
}; |
|
|
|
CPU6: cpu@600 { |
|
device_type = "cpu"; |
|
compatible = "qcom,kryo685"; |
|
reg = <0x0 0x600>; |
|
enable-method = "psci"; |
|
next-level-cache = <&L2_600>; |
|
qcom,freq-domain = <&cpufreq_hw 1>; |
|
#cooling-cells = <2>; |
|
L2_600: l2-cache { |
|
compatible = "cache"; |
|
next-level-cache = <&L3_0>; |
|
}; |
|
}; |
|
|
|
CPU7: cpu@700 { |
|
device_type = "cpu"; |
|
compatible = "qcom,kryo685"; |
|
reg = <0x0 0x700>; |
|
enable-method = "psci"; |
|
next-level-cache = <&L2_700>; |
|
qcom,freq-domain = <&cpufreq_hw 2>; |
|
#cooling-cells = <2>; |
|
L2_700: l2-cache { |
|
compatible = "cache"; |
|
next-level-cache = <&L3_0>; |
|
}; |
|
}; |
|
}; |
|
|
|
firmware { |
|
scm: scm { |
|
compatible = "qcom,scm-sm8350", "qcom,scm"; |
|
#reset-cells = <1>; |
|
}; |
|
}; |
|
|
|
memory@80000000 { |
|
device_type = "memory"; |
|
/* We expect the bootloader to fill in the size */ |
|
reg = <0x0 0x80000000 0x0 0x0>; |
|
}; |
|
|
|
pmu { |
|
compatible = "arm,armv8-pmuv3"; |
|
interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_LOW>; |
|
}; |
|
|
|
psci { |
|
compatible = "arm,psci-1.0"; |
|
method = "smc"; |
|
}; |
|
|
|
reserved_memory: reserved-memory { |
|
#address-cells = <2>; |
|
#size-cells = <2>; |
|
ranges; |
|
|
|
hyp_mem: memory@80000000 { |
|
reg = <0x0 0x80000000 0x0 0x600000>; |
|
no-map; |
|
}; |
|
|
|
xbl_aop_mem: memory@80700000 { |
|
no-map; |
|
reg = <0x0 0x80700000 0x0 0x160000>; |
|
}; |
|
|
|
cmd_db: memory@80860000 { |
|
compatible = "qcom,cmd-db"; |
|
reg = <0x0 0x80860000 0x0 0x20000>; |
|
no-map; |
|
}; |
|
|
|
reserved_xbl_uefi_log: memory@80880000 { |
|
reg = <0x0 0x80880000 0x0 0x14000>; |
|
no-map; |
|
}; |
|
|
|
smem_mem: memory@80900000 { |
|
reg = <0x0 0x80900000 0x0 0x200000>; |
|
no-map; |
|
}; |
|
|
|
cpucp_fw_mem: memory@80b00000 { |
|
reg = <0x0 0x80b00000 0x0 0x100000>; |
|
no-map; |
|
}; |
|
|
|
cdsp_secure_heap: memory@80c00000 { |
|
reg = <0x0 0x80c00000 0x0 0x4600000>; |
|
no-map; |
|
}; |
|
|
|
pil_camera_mem: mmeory@85200000 { |
|
reg = <0x0 0x85200000 0x0 0x500000>; |
|
no-map; |
|
}; |
|
|
|
pil_video_mem: memory@85700000 { |
|
reg = <0x0 0x85700000 0x0 0x500000>; |
|
no-map; |
|
}; |
|
|
|
pil_cvp_mem: memory@85c00000 { |
|
reg = <0x0 0x85c00000 0x0 0x500000>; |
|
no-map; |
|
}; |
|
|
|
pil_adsp_mem: memory@86100000 { |
|
reg = <0x0 0x86100000 0x0 0x2100000>; |
|
no-map; |
|
}; |
|
|
|
pil_slpi_mem: memory@88200000 { |
|
reg = <0x0 0x88200000 0x0 0x1500000>; |
|
no-map; |
|
}; |
|
|
|
pil_cdsp_mem: memory@89700000 { |
|
reg = <0x0 0x89700000 0x0 0x1e00000>; |
|
no-map; |
|
}; |
|
|
|
pil_ipa_fw_mem: memory@8b500000 { |
|
reg = <0x0 0x8b500000 0x0 0x10000>; |
|
no-map; |
|
}; |
|
|
|
pil_ipa_gsi_mem: memory@8b510000 { |
|
reg = <0x0 0x8b510000 0x0 0xa000>; |
|
no-map; |
|
}; |
|
|
|
pil_gpu_mem: memory@8b51a000 { |
|
reg = <0x0 0x8b51a000 0x0 0x2000>; |
|
no-map; |
|
}; |
|
|
|
pil_spss_mem: memory@8b600000 { |
|
reg = <0x0 0x8b600000 0x0 0x100000>; |
|
no-map; |
|
}; |
|
|
|
pil_modem_mem: memory@8b800000 { |
|
reg = <0x0 0x8b800000 0x0 0x10000000>; |
|
no-map; |
|
}; |
|
|
|
rmtfs_mem: memory@9b800000 { |
|
compatible = "qcom,rmtfs-mem"; |
|
reg = <0x0 0x9b800000 0x0 0x280000>; |
|
no-map; |
|
|
|
qcom,client-id = <1>; |
|
qcom,vmid = <15>; |
|
}; |
|
|
|
hyp_reserved_mem: memory@d0000000 { |
|
reg = <0x0 0xd0000000 0x0 0x800000>; |
|
no-map; |
|
}; |
|
|
|
pil_trustedvm_mem: memory@d0800000 { |
|
reg = <0x0 0xd0800000 0x0 0x76f7000>; |
|
no-map; |
|
}; |
|
|
|
qrtr_shbuf: memory@d7ef7000 { |
|
reg = <0x0 0xd7ef7000 0x0 0x9000>; |
|
no-map; |
|
}; |
|
|
|
chan0_shbuf: memory@d7f00000 { |
|
reg = <0x0 0xd7f00000 0x0 0x80000>; |
|
no-map; |
|
}; |
|
|
|
chan1_shbuf: memory@d7f80000 { |
|
reg = <0x0 0xd7f80000 0x0 0x80000>; |
|
no-map; |
|
}; |
|
|
|
removed_mem: memory@d8800000 { |
|
reg = <0x0 0xd8800000 0x0 0x6800000>; |
|
no-map; |
|
}; |
|
}; |
|
|
|
smem: qcom,smem { |
|
compatible = "qcom,smem"; |
|
memory-region = <&smem_mem>; |
|
hwlocks = <&tcsr_mutex 3>; |
|
}; |
|
|
|
smp2p-adsp { |
|
compatible = "qcom,smp2p"; |
|
qcom,smem = <443>, <429>; |
|
interrupts-extended = <&ipcc IPCC_CLIENT_LPASS |
|
IPCC_MPROC_SIGNAL_SMP2P |
|
IRQ_TYPE_EDGE_RISING>; |
|
mboxes = <&ipcc IPCC_CLIENT_LPASS |
|
IPCC_MPROC_SIGNAL_SMP2P>; |
|
|
|
qcom,local-pid = <0>; |
|
qcom,remote-pid = <2>; |
|
|
|
smp2p_adsp_out: master-kernel { |
|
qcom,entry-name = "master-kernel"; |
|
#qcom,smem-state-cells = <1>; |
|
}; |
|
|
|
smp2p_adsp_in: slave-kernel { |
|
qcom,entry-name = "slave-kernel"; |
|
interrupt-controller; |
|
#interrupt-cells = <2>; |
|
}; |
|
}; |
|
|
|
smp2p-cdsp { |
|
compatible = "qcom,smp2p"; |
|
qcom,smem = <94>, <432>; |
|
interrupts-extended = <&ipcc IPCC_CLIENT_CDSP |
|
IPCC_MPROC_SIGNAL_SMP2P |
|
IRQ_TYPE_EDGE_RISING>; |
|
mboxes = <&ipcc IPCC_CLIENT_CDSP |
|
IPCC_MPROC_SIGNAL_SMP2P>; |
|
|
|
qcom,local-pid = <0>; |
|
qcom,remote-pid = <5>; |
|
|
|
smp2p_cdsp_out: master-kernel { |
|
qcom,entry-name = "master-kernel"; |
|
#qcom,smem-state-cells = <1>; |
|
}; |
|
|
|
smp2p_cdsp_in: slave-kernel { |
|
qcom,entry-name = "slave-kernel"; |
|
interrupt-controller; |
|
#interrupt-cells = <2>; |
|
}; |
|
}; |
|
|
|
smp2p-modem { |
|
compatible = "qcom,smp2p"; |
|
qcom,smem = <435>, <428>; |
|
interrupts-extended = <&ipcc IPCC_CLIENT_MPSS |
|
IPCC_MPROC_SIGNAL_SMP2P |
|
IRQ_TYPE_EDGE_RISING>; |
|
mboxes = <&ipcc IPCC_CLIENT_MPSS |
|
IPCC_MPROC_SIGNAL_SMP2P>; |
|
|
|
qcom,local-pid = <0>; |
|
qcom,remote-pid = <1>; |
|
|
|
smp2p_modem_out: master-kernel { |
|
qcom,entry-name = "master-kernel"; |
|
#qcom,smem-state-cells = <1>; |
|
}; |
|
|
|
smp2p_modem_in: slave-kernel { |
|
qcom,entry-name = "slave-kernel"; |
|
interrupt-controller; |
|
#interrupt-cells = <2>; |
|
}; |
|
|
|
ipa_smp2p_out: ipa-ap-to-modem { |
|
qcom,entry-name = "ipa"; |
|
#qcom,smem-state-cells = <1>; |
|
}; |
|
|
|
ipa_smp2p_in: ipa-modem-to-ap { |
|
qcom,entry-name = "ipa"; |
|
interrupt-controller; |
|
#interrupt-cells = <2>; |
|
}; |
|
}; |
|
|
|
smp2p-slpi { |
|
compatible = "qcom,smp2p"; |
|
qcom,smem = <481>, <430>; |
|
interrupts-extended = <&ipcc IPCC_CLIENT_SLPI |
|
IPCC_MPROC_SIGNAL_SMP2P |
|
IRQ_TYPE_EDGE_RISING>; |
|
mboxes = <&ipcc IPCC_CLIENT_SLPI |
|
IPCC_MPROC_SIGNAL_SMP2P>; |
|
|
|
qcom,local-pid = <0>; |
|
qcom,remote-pid = <3>; |
|
|
|
smp2p_slpi_out: master-kernel { |
|
qcom,entry-name = "master-kernel"; |
|
#qcom,smem-state-cells = <1>; |
|
}; |
|
|
|
smp2p_slpi_in: slave-kernel { |
|
qcom,entry-name = "slave-kernel"; |
|
interrupt-controller; |
|
#interrupt-cells = <2>; |
|
}; |
|
}; |
|
|
|
soc: soc@0 { |
|
#address-cells = <2>; |
|
#size-cells = <2>; |
|
ranges = <0 0 0 0 0x10 0>; |
|
dma-ranges = <0 0 0 0 0x10 0>; |
|
compatible = "simple-bus"; |
|
|
|
gcc: clock-controller@100000 { |
|
compatible = "qcom,gcc-sm8350"; |
|
reg = <0x0 0x00100000 0x0 0x1f0000>; |
|
#clock-cells = <1>; |
|
#reset-cells = <1>; |
|
#power-domain-cells = <1>; |
|
clock-names = "bi_tcxo", "sleep_clk"; |
|
clocks = <&rpmhcc RPMH_CXO_CLK>, <&sleep_clk>; |
|
}; |
|
|
|
ipcc: mailbox@408000 { |
|
compatible = "qcom,sm8350-ipcc", "qcom,ipcc"; |
|
reg = <0 0x00408000 0 0x1000>; |
|
interrupts = <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>; |
|
interrupt-controller; |
|
#interrupt-cells = <3>; |
|
#mbox-cells = <2>; |
|
}; |
|
|
|
qupv3_id_0: geniqup@9c0000 { |
|
compatible = "qcom,geni-se-qup"; |
|
reg = <0x0 0x009c0000 0x0 0x6000>; |
|
clock-names = "m-ahb", "s-ahb"; |
|
clocks = <&gcc GCC_QUPV3_WRAP_0_M_AHB_CLK>, |
|
<&gcc GCC_QUPV3_WRAP_0_S_AHB_CLK>; |
|
#address-cells = <2>; |
|
#size-cells = <2>; |
|
ranges; |
|
status = "disabled"; |
|
|
|
uart2: serial@98c000 { |
|
compatible = "qcom,geni-debug-uart"; |
|
reg = <0 0x0098c000 0 0x4000>; |
|
clock-names = "se"; |
|
clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>; |
|
pinctrl-names = "default"; |
|
pinctrl-0 = <&qup_uart3_default_state>; |
|
interrupts = <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>; |
|
#address-cells = <1>; |
|
#size-cells = <0>; |
|
status = "disabled"; |
|
}; |
|
}; |
|
|
|
qupv3_id_1: geniqup@ac0000 { |
|
compatible = "qcom,geni-se-qup"; |
|
reg = <0x0 0x00ac0000 0x0 0x6000>; |
|
clock-names = "m-ahb", "s-ahb"; |
|
clocks = <&gcc GCC_QUPV3_WRAP_1_M_AHB_CLK>, |
|
<&gcc GCC_QUPV3_WRAP_1_S_AHB_CLK>; |
|
#address-cells = <2>; |
|
#size-cells = <2>; |
|
ranges; |
|
status = "disabled"; |
|
|
|
i2c13: i2c@a94000 { |
|
compatible = "qcom,geni-i2c"; |
|
reg = <0 0x00a94000 0 0x4000>; |
|
clock-names = "se"; |
|
clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>; |
|
pinctrl-names = "default"; |
|
pinctrl-0 = <&qup_i2c13_default_state>; |
|
interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; |
|
#address-cells = <1>; |
|
#size-cells = <0>; |
|
status = "disabled"; |
|
}; |
|
}; |
|
|
|
apps_smmu: iommu@15000000 { |
|
compatible = "qcom,sm8350-smmu-500", "arm,mmu-500"; |
|
reg = <0 0x15000000 0 0x100000>; |
|
#iommu-cells = <2>; |
|
#global-interrupts = <2>; |
|
interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 395 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 396 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 406 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 407 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 408 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 409 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 412 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 690 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 691 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 692 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 693 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 694 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 695 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 696 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 697 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 707 IRQ_TYPE_LEVEL_HIGH>; |
|
}; |
|
|
|
config_noc: interconnect@1500000 { |
|
compatible = "qcom,sm8350-config-noc"; |
|
reg = <0 0x01500000 0 0xa580>; |
|
#interconnect-cells = <1>; |
|
qcom,bcm-voters = <&apps_bcm_voter>; |
|
}; |
|
|
|
mc_virt: interconnect@1580000 { |
|
compatible = "qcom,sm8350-mc-virt"; |
|
reg = <0 0x01580000 0 0x1000>; |
|
#interconnect-cells = <1>; |
|
qcom,bcm-voters = <&apps_bcm_voter>; |
|
}; |
|
|
|
system_noc: interconnect@1680000 { |
|
compatible = "qcom,sm8350-system-noc"; |
|
reg = <0 0x01680000 0 0x1c200>; |
|
#interconnect-cells = <1>; |
|
qcom,bcm-voters = <&apps_bcm_voter>; |
|
}; |
|
|
|
aggre1_noc: interconnect@16e0000 { |
|
compatible = "qcom,sm8350-aggre1-noc"; |
|
reg = <0 0x016e0000 0 0x1f180>; |
|
#interconnect-cells = <1>; |
|
qcom,bcm-voters = <&apps_bcm_voter>; |
|
}; |
|
|
|
aggre2_noc: interconnect@1700000 { |
|
compatible = "qcom,sm8350-aggre2-noc"; |
|
reg = <0 0x01700000 0 0x33000>; |
|
#interconnect-cells = <1>; |
|
qcom,bcm-voters = <&apps_bcm_voter>; |
|
}; |
|
|
|
mmss_noc: interconnect@1740000 { |
|
compatible = "qcom,sm8350-mmss-noc"; |
|
reg = <0 0x01740000 0 0x1f080>; |
|
#interconnect-cells = <1>; |
|
qcom,bcm-voters = <&apps_bcm_voter>; |
|
}; |
|
|
|
lpass_ag_noc: interconnect@3c40000 { |
|
compatible = "qcom,sm8350-lpass-ag-noc"; |
|
reg = <0 0x03c40000 0 0xf080>; |
|
#interconnect-cells = <1>; |
|
qcom,bcm-voters = <&apps_bcm_voter>; |
|
}; |
|
|
|
compute_noc: interconnect@a0c0000{ |
|
compatible = "qcom,sm8350-compute-noc"; |
|
reg = <0 0x0a0c0000 0 0xa180>; |
|
#interconnect-cells = <1>; |
|
qcom,bcm-voters = <&apps_bcm_voter>; |
|
}; |
|
|
|
ipa: ipa@1e40000 { |
|
compatible = "qcom,sm8350-ipa"; |
|
|
|
iommus = <&apps_smmu 0x5c0 0x0>, |
|
<&apps_smmu 0x5c2 0x0>; |
|
reg = <0 0x1e40000 0 0x8000>, |
|
<0 0x1e50000 0 0x4b20>, |
|
<0 0x1e04000 0 0x23000>; |
|
reg-names = "ipa-reg", |
|
"ipa-shared", |
|
"gsi"; |
|
|
|
interrupts-extended = <&intc GIC_SPI 655 IRQ_TYPE_EDGE_RISING>, |
|
<&intc GIC_SPI 432 IRQ_TYPE_LEVEL_HIGH>, |
|
<&ipa_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, |
|
<&ipa_smp2p_in 1 IRQ_TYPE_EDGE_RISING>; |
|
interrupt-names = "ipa", |
|
"gsi", |
|
"ipa-clock-query", |
|
"ipa-setup-ready"; |
|
|
|
clocks = <&rpmhcc RPMH_IPA_CLK>; |
|
clock-names = "core"; |
|
|
|
interconnects = <&aggre2_noc MASTER_IPA &mc_virt SLAVE_EBI1>, |
|
<&gem_noc MASTER_APPSS_PROC &config_noc SLAVE_IPA_CFG>; |
|
interconnect-names = "memory", |
|
"config"; |
|
|
|
qcom,smem-states = <&ipa_smp2p_out 0>, |
|
<&ipa_smp2p_out 1>; |
|
qcom,smem-state-names = "ipa-clock-enabled-valid", |
|
"ipa-clock-enabled"; |
|
|
|
status = "disabled"; |
|
}; |
|
|
|
tcsr_mutex: hwlock@1f40000 { |
|
compatible = "qcom,tcsr-mutex"; |
|
reg = <0x0 0x01f40000 0x0 0x40000>; |
|
#hwlock-cells = <1>; |
|
}; |
|
|
|
mpss: remoteproc@4080000 { |
|
compatible = "qcom,sm8350-mpss-pas"; |
|
reg = <0x0 0x04080000 0x0 0x4040>; |
|
|
|
interrupts-extended = <&intc GIC_SPI 264 IRQ_TYPE_LEVEL_HIGH>, |
|
<&smp2p_modem_in 0 IRQ_TYPE_EDGE_RISING>, |
|
<&smp2p_modem_in 1 IRQ_TYPE_EDGE_RISING>, |
|
<&smp2p_modem_in 2 IRQ_TYPE_EDGE_RISING>, |
|
<&smp2p_modem_in 3 IRQ_TYPE_EDGE_RISING>, |
|
<&smp2p_modem_in 7 IRQ_TYPE_EDGE_RISING>; |
|
interrupt-names = "wdog", "fatal", "ready", "handover", |
|
"stop-ack", "shutdown-ack"; |
|
|
|
clocks = <&rpmhcc RPMH_CXO_CLK>; |
|
clock-names = "xo"; |
|
|
|
power-domains = <&aoss_qmp AOSS_QMP_LS_MODEM>, |
|
<&rpmhpd 0>, |
|
<&rpmhpd 12>; |
|
power-domain-names = "load_state", "cx", "mss"; |
|
|
|
interconnects = <&mc_virt MASTER_LLCC &mc_virt SLAVE_EBI1>; |
|
|
|
memory-region = <&pil_modem_mem>; |
|
|
|
qcom,smem-states = <&smp2p_modem_out 0>; |
|
qcom,smem-state-names = "stop"; |
|
|
|
status = "disabled"; |
|
|
|
glink-edge { |
|
interrupts-extended = <&ipcc IPCC_CLIENT_MPSS |
|
IPCC_MPROC_SIGNAL_GLINK_QMP |
|
IRQ_TYPE_EDGE_RISING>; |
|
mboxes = <&ipcc IPCC_CLIENT_MPSS |
|
IPCC_MPROC_SIGNAL_GLINK_QMP>; |
|
interrupts = <GIC_SPI 449 IRQ_TYPE_EDGE_RISING>; |
|
label = "modem"; |
|
qcom,remote-pid = <1>; |
|
}; |
|
}; |
|
|
|
pdc: interrupt-controller@b220000 { |
|
compatible = "qcom,sm8350-pdc", "qcom,pdc"; |
|
reg = <0 0x0b220000 0 0x30000>, <0 0x17c000f0 0 0x60>; |
|
qcom,pdc-ranges = <0 480 40>, <40 140 14>, <54 263 1>, <55 306 4>, |
|
<59 312 3>, <62 374 2>, <64 434 2>, <66 438 3>, |
|
<69 86 1>, <70 520 54>, <124 609 31>, <155 63 1>, |
|
<156 716 12>; |
|
#interrupt-cells = <2>; |
|
interrupt-parent = <&intc>; |
|
interrupt-controller; |
|
}; |
|
|
|
tsens0: thermal-sensor@c263000 { |
|
compatible = "qcom,sm8350-tsens", "qcom,tsens-v2"; |
|
reg = <0 0x0c263000 0 0x1ff>, /* TM */ |
|
<0 0x0c222000 0 0x8>; /* SROT */ |
|
#qcom,sensors = <15>; |
|
interrupts = <&pdc 26 IRQ_TYPE_LEVEL_HIGH>, |
|
<&pdc 28 IRQ_TYPE_LEVEL_HIGH>; |
|
interrupt-names = "uplow", "critical"; |
|
#thermal-sensor-cells = <1>; |
|
}; |
|
|
|
tsens1: thermal-sensor@c265000 { |
|
compatible = "qcom,sm8350-tsens", "qcom,tsens-v2"; |
|
reg = <0 0x0c265000 0 0x1ff>, /* TM */ |
|
<0 0x0c223000 0 0x8>; /* SROT */ |
|
#qcom,sensors = <14>; |
|
interrupts = <&pdc 27 IRQ_TYPE_LEVEL_HIGH>, |
|
<&pdc 29 IRQ_TYPE_LEVEL_HIGH>; |
|
interrupt-names = "uplow", "critical"; |
|
#thermal-sensor-cells = <1>; |
|
}; |
|
|
|
aoss_qmp: power-controller@c300000 { |
|
compatible = "qcom,sm8350-aoss-qmp"; |
|
reg = <0 0x0c300000 0 0x100000>; |
|
interrupts-extended = <&ipcc IPCC_CLIENT_AOP IPCC_MPROC_SIGNAL_GLINK_QMP |
|
IRQ_TYPE_EDGE_RISING>; |
|
mboxes = <&ipcc IPCC_CLIENT_AOP IPCC_MPROC_SIGNAL_GLINK_QMP>; |
|
|
|
#clock-cells = <0>; |
|
#power-domain-cells = <1>; |
|
}; |
|
|
|
spmi_bus: spmi@c440000 { |
|
compatible = "qcom,spmi-pmic-arb"; |
|
reg = <0x0 0xc440000 0x0 0x1100>, |
|
<0x0 0xc600000 0x0 0x2000000>, |
|
<0x0 0xe600000 0x0 0x100000>, |
|
<0x0 0xe700000 0x0 0xa0000>, |
|
<0x0 0xc40a000 0x0 0x26000>; |
|
reg-names = "core", "chnls", "obsrvr", "intr", "cnfg"; |
|
interrupt-names = "periph_irq"; |
|
interrupts-extended = <&pdc 1 IRQ_TYPE_LEVEL_HIGH>; |
|
qcom,ee = <0>; |
|
qcom,channel = <0>; |
|
#address-cells = <2>; |
|
#size-cells = <0>; |
|
interrupt-controller; |
|
#interrupt-cells = <4>; |
|
}; |
|
|
|
tlmm: pinctrl@f100000 { |
|
compatible = "qcom,sm8350-tlmm"; |
|
reg = <0 0x0f100000 0 0x300000>; |
|
interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>; |
|
gpio-controller; |
|
#gpio-cells = <2>; |
|
interrupt-controller; |
|
#interrupt-cells = <2>; |
|
gpio-ranges = <&tlmm 0 0 204>; |
|
wakeup-parent = <&pdc>; |
|
|
|
qup_uart3_default_state: qup-uart3-default-state { |
|
rx { |
|
pins = "gpio18"; |
|
function = "qup3"; |
|
}; |
|
tx { |
|
pins = "gpio19"; |
|
function = "qup3"; |
|
}; |
|
}; |
|
|
|
qup_i2c13_default_state: qup-i2c13-default-state { |
|
mux { |
|
pins = "gpio0", "gpio1"; |
|
function = "qup13"; |
|
}; |
|
|
|
config { |
|
pins = "gpio0", "gpio1"; |
|
drive-strength = <2>; |
|
bias-pull-up; |
|
}; |
|
}; |
|
}; |
|
|
|
rng: rng@10d3000 { |
|
compatible = "qcom,prng-ee"; |
|
reg = <0 0x010d3000 0 0x1000>; |
|
clocks = <&rpmhcc RPMH_HWKM_CLK>; |
|
clock-names = "core"; |
|
}; |
|
|
|
intc: interrupt-controller@17a00000 { |
|
compatible = "arm,gic-v3"; |
|
#interrupt-cells = <3>; |
|
interrupt-controller; |
|
reg = <0x0 0x17a00000 0x0 0x10000>, /* GICD */ |
|
<0x0 0x17a60000 0x0 0x100000>; /* GICR * 8 */ |
|
interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>; |
|
}; |
|
|
|
timer@17c20000 { |
|
compatible = "arm,armv7-timer-mem"; |
|
#address-cells = <2>; |
|
#size-cells = <2>; |
|
ranges; |
|
reg = <0x0 0x17c20000 0x0 0x1000>; |
|
clock-frequency = <19200000>; |
|
|
|
frame@17c21000 { |
|
frame-number = <0>; |
|
interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; |
|
reg = <0x0 0x17c21000 0x0 0x1000>, |
|
<0x0 0x17c22000 0x0 0x1000>; |
|
}; |
|
|
|
frame@17c23000 { |
|
frame-number = <1>; |
|
interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; |
|
reg = <0x0 0x17c23000 0x0 0x1000>; |
|
status = "disabled"; |
|
}; |
|
|
|
frame@17c25000 { |
|
frame-number = <2>; |
|
interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; |
|
reg = <0x0 0x17c25000 0x0 0x1000>; |
|
status = "disabled"; |
|
}; |
|
|
|
frame@17c27000 { |
|
frame-number = <3>; |
|
interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; |
|
reg = <0x0 0x17c27000 0x0 0x1000>; |
|
status = "disabled"; |
|
}; |
|
|
|
frame@17c29000 { |
|
frame-number = <4>; |
|
interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; |
|
reg = <0x0 0x17c29000 0x0 0x1000>; |
|
status = "disabled"; |
|
}; |
|
|
|
frame@17c2b000 { |
|
frame-number = <5>; |
|
interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; |
|
reg = <0x0 0x17c2b000 0x0 0x1000>; |
|
status = "disabled"; |
|
}; |
|
|
|
frame@17c2d000 { |
|
frame-number = <6>; |
|
interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; |
|
reg = <0x0 0x17c2d000 0x0 0x1000>; |
|
status = "disabled"; |
|
}; |
|
}; |
|
|
|
apps_rsc: rsc@18200000 { |
|
label = "apps_rsc"; |
|
compatible = "qcom,rpmh-rsc"; |
|
reg = <0x0 0x18200000 0x0 0x10000>, |
|
<0x0 0x18210000 0x0 0x10000>, |
|
<0x0 0x18220000 0x0 0x10000>; |
|
reg-names = "drv-0", "drv-1", "drv-2"; |
|
interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>, |
|
<GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; |
|
qcom,tcs-offset = <0xd00>; |
|
qcom,drv-id = <2>; |
|
qcom,tcs-config = <ACTIVE_TCS 2>, <SLEEP_TCS 3>, |
|
<WAKE_TCS 3>, <CONTROL_TCS 1>; |
|
|
|
rpmhcc: clock-controller { |
|
compatible = "qcom,sm8350-rpmh-clk"; |
|
#clock-cells = <1>; |
|
clock-names = "xo"; |
|
clocks = <&xo_board>; |
|
}; |
|
|
|
rpmhpd: power-controller { |
|
compatible = "qcom,sm8350-rpmhpd"; |
|
#power-domain-cells = <1>; |
|
operating-points-v2 = <&rpmhpd_opp_table>; |
|
|
|
rpmhpd_opp_table: opp-table { |
|
compatible = "operating-points-v2"; |
|
|
|
rpmhpd_opp_ret: opp1 { |
|
opp-level = <RPMH_REGULATOR_LEVEL_RETENTION>; |
|
}; |
|
|
|
rpmhpd_opp_min_svs: opp2 { |
|
opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>; |
|
}; |
|
|
|
rpmhpd_opp_low_svs: opp3 { |
|
opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>; |
|
}; |
|
|
|
rpmhpd_opp_svs: opp4 { |
|
opp-level = <RPMH_REGULATOR_LEVEL_SVS>; |
|
}; |
|
|
|
rpmhpd_opp_svs_l1: opp5 { |
|
opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>; |
|
}; |
|
|
|
rpmhpd_opp_nom: opp6 { |
|
opp-level = <RPMH_REGULATOR_LEVEL_NOM>; |
|
}; |
|
|
|
rpmhpd_opp_nom_l1: opp7 { |
|
opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>; |
|
}; |
|
|
|
rpmhpd_opp_nom_l2: opp8 { |
|
opp-level = <RPMH_REGULATOR_LEVEL_NOM_L2>; |
|
}; |
|
|
|
rpmhpd_opp_turbo: opp9 { |
|
opp-level = <RPMH_REGULATOR_LEVEL_TURBO>; |
|
}; |
|
|
|
rpmhpd_opp_turbo_l1: opp10 { |
|
opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>; |
|
}; |
|
}; |
|
}; |
|
|
|
apps_bcm_voter: bcm_voter { |
|
compatible = "qcom,bcm-voter"; |
|
}; |
|
}; |
|
|
|
cpufreq_hw: cpufreq@18591000 { |
|
compatible = "qcom,sm8350-cpufreq-epss", "qcom,cpufreq-epss"; |
|
reg = <0 0x18591000 0 0x1000>, |
|
<0 0x18592000 0 0x1000>, |
|
<0 0x18593000 0 0x1000>; |
|
reg-names = "freq-domain0", "freq-domain1", "freq-domain2"; |
|
|
|
clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GCC_GPLL0>; |
|
clock-names = "xo", "alternate"; |
|
|
|
#freq-domain-cells = <1>; |
|
}; |
|
|
|
ufs_mem_hc: ufshc@1d84000 { |
|
compatible = "qcom,sm8350-ufshc", "qcom,ufshc", |
|
"jedec,ufs-2.0"; |
|
reg = <0 0x01d84000 0 0x3000>; |
|
interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH>; |
|
phys = <&ufs_mem_phy_lanes>; |
|
phy-names = "ufsphy"; |
|
lanes-per-direction = <2>; |
|
#reset-cells = <1>; |
|
resets = <&gcc GCC_UFS_PHY_BCR>; |
|
reset-names = "rst"; |
|
|
|
power-domains = <&gcc UFS_PHY_GDSC>; |
|
|
|
iommus = <&apps_smmu 0xe0 0x0>; |
|
|
|
clock-names = |
|
"ref_clk", |
|
"core_clk", |
|
"bus_aggr_clk", |
|
"iface_clk", |
|
"core_clk_unipro", |
|
"ref_clk", |
|
"tx_lane0_sync_clk", |
|
"rx_lane0_sync_clk", |
|
"rx_lane1_sync_clk"; |
|
clocks = |
|
<&rpmhcc RPMH_CXO_CLK>, |
|
<&gcc GCC_UFS_PHY_AXI_CLK>, |
|
<&gcc GCC_AGGRE_UFS_PHY_AXI_CLK>, |
|
<&gcc GCC_UFS_PHY_AHB_CLK>, |
|
<&gcc GCC_UFS_PHY_UNIPRO_CORE_CLK>, |
|
<&rpmhcc RPMH_CXO_CLK>, |
|
<&gcc GCC_UFS_PHY_TX_SYMBOL_0_CLK>, |
|
<&gcc GCC_UFS_PHY_RX_SYMBOL_0_CLK>, |
|
<&gcc GCC_UFS_PHY_RX_SYMBOL_1_CLK>; |
|
freq-table-hz = |
|
<75000000 300000000>, |
|
<75000000 300000000>, |
|
<0 0>, |
|
<0 0>, |
|
<75000000 300000000>, |
|
<0 0>, |
|
<0 0>, |
|
<75000000 300000000>, |
|
<75000000 300000000>; |
|
status = "disabled"; |
|
}; |
|
|
|
ufs_mem_phy: phy@1d87000 { |
|
compatible = "qcom,sm8350-qmp-ufs-phy"; |
|
reg = <0 0x01d87000 0 0xe10>; |
|
#address-cells = <2>; |
|
#size-cells = <2>; |
|
#clock-cells = <1>; |
|
ranges; |
|
clock-names = "ref", |
|
"ref_aux"; |
|
clocks = <&rpmhcc RPMH_CXO_CLK>, |
|
<&gcc GCC_UFS_PHY_PHY_AUX_CLK>; |
|
|
|
resets = <&ufs_mem_hc 0>; |
|
reset-names = "ufsphy"; |
|
status = "disabled"; |
|
|
|
ufs_mem_phy_lanes: lanes@1d87400 { |
|
reg = <0 0x01d87400 0 0x108>, |
|
<0 0x01d87600 0 0x1e0>, |
|
<0 0x01d87c00 0 0x1dc>, |
|
<0 0x01d87800 0 0x108>, |
|
<0 0x01d87a00 0 0x1e0>; |
|
#phy-cells = <0>; |
|
#clock-cells = <0>; |
|
}; |
|
}; |
|
|
|
slpi: remoteproc@5c00000 { |
|
compatible = "qcom,sm8350-slpi-pas"; |
|
reg = <0 0x05c00000 0 0x4000>; |
|
|
|
interrupts-extended = <&pdc 9 IRQ_TYPE_LEVEL_HIGH>, |
|
<&smp2p_slpi_in 0 IRQ_TYPE_EDGE_RISING>, |
|
<&smp2p_slpi_in 1 IRQ_TYPE_EDGE_RISING>, |
|
<&smp2p_slpi_in 2 IRQ_TYPE_EDGE_RISING>, |
|
<&smp2p_slpi_in 3 IRQ_TYPE_EDGE_RISING>; |
|
interrupt-names = "wdog", "fatal", "ready", |
|
"handover", "stop-ack"; |
|
|
|
clocks = <&rpmhcc RPMH_CXO_CLK>; |
|
clock-names = "xo"; |
|
|
|
power-domains = <&aoss_qmp AOSS_QMP_LS_SLPI>, |
|
<&rpmhpd 4>, |
|
<&rpmhpd 5>; |
|
power-domain-names = "load_state", "lcx", "lmx"; |
|
|
|
memory-region = <&pil_slpi_mem>; |
|
|
|
qcom,smem-states = <&smp2p_slpi_out 0>; |
|
qcom,smem-state-names = "stop"; |
|
|
|
status = "disabled"; |
|
|
|
glink-edge { |
|
interrupts-extended = <&ipcc IPCC_CLIENT_SLPI |
|
IPCC_MPROC_SIGNAL_GLINK_QMP |
|
IRQ_TYPE_EDGE_RISING>; |
|
mboxes = <&ipcc IPCC_CLIENT_SLPI |
|
IPCC_MPROC_SIGNAL_GLINK_QMP>; |
|
|
|
label = "slpi"; |
|
qcom,remote-pid = <3>; |
|
|
|
}; |
|
}; |
|
|
|
cdsp: remoteproc@98900000 { |
|
compatible = "qcom,sm8350-cdsp-pas"; |
|
reg = <0 0x098900000 0 0x1400000>; |
|
|
|
interrupts-extended = <&intc GIC_SPI 578 IRQ_TYPE_LEVEL_HIGH>, |
|
<&smp2p_cdsp_in 0 IRQ_TYPE_EDGE_RISING>, |
|
<&smp2p_cdsp_in 1 IRQ_TYPE_EDGE_RISING>, |
|
<&smp2p_cdsp_in 2 IRQ_TYPE_EDGE_RISING>, |
|
<&smp2p_cdsp_in 3 IRQ_TYPE_EDGE_RISING>; |
|
interrupt-names = "wdog", "fatal", "ready", |
|
"handover", "stop-ack"; |
|
|
|
clocks = <&rpmhcc RPMH_CXO_CLK>; |
|
clock-names = "xo"; |
|
|
|
power-domains = <&aoss_qmp AOSS_QMP_LS_CDSP>, |
|
<&rpmhpd 0>, |
|
<&rpmhpd 10>; |
|
power-domain-names = "load_state", "cx", "mxc"; |
|
|
|
interconnects = <&compute_noc MASTER_CDSP_PROC &mc_virt SLAVE_EBI1>; |
|
|
|
memory-region = <&pil_cdsp_mem>; |
|
|
|
qcom,smem-states = <&smp2p_cdsp_out 0>; |
|
qcom,smem-state-names = "stop"; |
|
|
|
status = "disabled"; |
|
|
|
glink-edge { |
|
interrupts-extended = <&ipcc IPCC_CLIENT_CDSP |
|
IPCC_MPROC_SIGNAL_GLINK_QMP |
|
IRQ_TYPE_EDGE_RISING>; |
|
mboxes = <&ipcc IPCC_CLIENT_CDSP |
|
IPCC_MPROC_SIGNAL_GLINK_QMP>; |
|
|
|
label = "cdsp"; |
|
qcom,remote-pid = <5>; |
|
}; |
|
}; |
|
|
|
usb_1_hsphy: phy@88e3000 { |
|
compatible = "qcom,sm8350-usb-hs-phy", |
|
"qcom,usb-snps-hs-7nm-phy"; |
|
reg = <0 0x088e3000 0 0x400>; |
|
status = "disabled"; |
|
#phy-cells = <0>; |
|
|
|
clocks = <&rpmhcc RPMH_CXO_CLK>; |
|
clock-names = "ref"; |
|
|
|
resets = <&gcc GCC_QUSB2PHY_PRIM_BCR>; |
|
}; |
|
|
|
usb_2_hsphy: phy@88e4000 { |
|
compatible = "qcom,sm8250-usb-hs-phy", |
|
"qcom,usb-snps-hs-7nm-phy"; |
|
reg = <0 0x088e4000 0 0x400>; |
|
status = "disabled"; |
|
#phy-cells = <0>; |
|
|
|
clocks = <&rpmhcc RPMH_CXO_CLK>; |
|
clock-names = "ref"; |
|
|
|
resets = <&gcc GCC_QUSB2PHY_SEC_BCR>; |
|
}; |
|
|
|
usb_1_qmpphy: phy-wrapper@88e9000 { |
|
compatible = "qcom,sm8350-qmp-usb3-phy"; |
|
reg = <0 0x088e9000 0 0x200>, |
|
<0 0x088e8000 0 0x20>; |
|
reg-names = "reg-base", "dp_com"; |
|
status = "disabled"; |
|
#clock-cells = <1>; |
|
#address-cells = <2>; |
|
#size-cells = <2>; |
|
ranges; |
|
|
|
clocks = <&gcc GCC_USB3_PRIM_PHY_AUX_CLK>, |
|
<&rpmhcc RPMH_CXO_CLK>, |
|
<&gcc GCC_USB3_PRIM_PHY_COM_AUX_CLK>; |
|
clock-names = "aux", "ref_clk_src", "com_aux"; |
|
|
|
resets = <&gcc GCC_USB3_DP_PHY_PRIM_BCR>, |
|
<&gcc GCC_USB3_PHY_PRIM_BCR>; |
|
reset-names = "phy", "common"; |
|
|
|
usb_1_ssphy: phy@88e9200 { |
|
reg = <0 0x088e9200 0 0x200>, |
|
<0 0x088e9400 0 0x200>, |
|
<0 0x088e9c00 0 0x400>, |
|
<0 0x088e9600 0 0x200>, |
|
<0 0x088e9800 0 0x200>, |
|
<0 0x088e9a00 0 0x100>; |
|
#phy-cells = <0>; |
|
#clock-cells = <1>; |
|
clocks = <&gcc GCC_USB3_PRIM_PHY_PIPE_CLK>; |
|
clock-names = "pipe0"; |
|
clock-output-names = "usb3_phy_pipe_clk_src"; |
|
}; |
|
}; |
|
|
|
usb_2_qmpphy: phy-wrapper@88eb000 { |
|
compatible = "qcom,sm8350-qmp-usb3-uni-phy"; |
|
reg = <0 0x088eb000 0 0x200>; |
|
status = "disabled"; |
|
#clock-cells = <1>; |
|
#address-cells = <2>; |
|
#size-cells = <2>; |
|
ranges; |
|
|
|
clocks = <&gcc GCC_USB3_SEC_PHY_AUX_CLK>, |
|
<&rpmhcc RPMH_CXO_CLK>, |
|
<&gcc GCC_USB3_SEC_CLKREF_EN>, |
|
<&gcc GCC_USB3_SEC_PHY_COM_AUX_CLK>; |
|
clock-names = "aux", "ref_clk_src", "ref", "com_aux"; |
|
|
|
resets = <&gcc GCC_USB3PHY_PHY_SEC_BCR>, |
|
<&gcc GCC_USB3_PHY_SEC_BCR>; |
|
reset-names = "phy", "common"; |
|
|
|
usb_2_ssphy: phy@88ebe00 { |
|
reg = <0 0x088ebe00 0 0x200>, |
|
<0 0x088ec000 0 0x200>, |
|
<0 0x088eb200 0 0x1100>; |
|
#phy-cells = <0>; |
|
#clock-cells = <1>; |
|
clocks = <&gcc GCC_USB3_SEC_PHY_PIPE_CLK>; |
|
clock-names = "pipe0"; |
|
clock-output-names = "usb3_uni_phy_pipe_clk_src"; |
|
}; |
|
}; |
|
|
|
dc_noc: interconnect@90c0000 { |
|
compatible = "qcom,sm8350-dc-noc"; |
|
reg = <0 0x090c0000 0 0x4200>; |
|
#interconnect-cells = <1>; |
|
qcom,bcm-voters = <&apps_bcm_voter>; |
|
}; |
|
|
|
gem_noc: interconnect@9100000 { |
|
compatible = "qcom,sm8350-gem-noc"; |
|
reg = <0 0x09100000 0 0xb4000>; |
|
#interconnect-cells = <1>; |
|
qcom,bcm-voters = <&apps_bcm_voter>; |
|
}; |
|
|
|
usb_1: usb@a6f8800 { |
|
compatible = "qcom,sm8350-dwc3", "qcom,dwc3"; |
|
reg = <0 0x0a6f8800 0 0x400>; |
|
status = "disabled"; |
|
#address-cells = <2>; |
|
#size-cells = <2>; |
|
ranges; |
|
|
|
clocks = <&gcc GCC_CFG_NOC_USB3_PRIM_AXI_CLK>, |
|
<&gcc GCC_USB30_PRIM_MASTER_CLK>, |
|
<&gcc GCC_AGGRE_USB3_PRIM_AXI_CLK>, |
|
<&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>, |
|
<&gcc GCC_USB30_PRIM_SLEEP_CLK>; |
|
clock-names = "cfg_noc", "core", "iface", "mock_utmi", |
|
"sleep"; |
|
|
|
assigned-clocks = <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>, |
|
<&gcc GCC_USB30_PRIM_MASTER_CLK>; |
|
assigned-clock-rates = <19200000>, <200000000>; |
|
|
|
interrupts-extended = <&intc GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, |
|
<&pdc 14 IRQ_TYPE_EDGE_BOTH>, |
|
<&pdc 15 IRQ_TYPE_EDGE_BOTH>, |
|
<&pdc 17 IRQ_TYPE_LEVEL_HIGH>; |
|
interrupt-names = "hs_phy_irq", "dp_hs_phy_irq", |
|
"dm_hs_phy_irq", "ss_phy_irq"; |
|
|
|
power-domains = <&gcc USB30_PRIM_GDSC>; |
|
|
|
resets = <&gcc GCC_USB30_PRIM_BCR>; |
|
|
|
usb_1_dwc3: usb@a600000 { |
|
compatible = "snps,dwc3"; |
|
reg = <0 0x0a600000 0 0xcd00>; |
|
interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>; |
|
iommus = <&apps_smmu 0x0 0x0>; |
|
snps,dis_u2_susphy_quirk; |
|
snps,dis_enblslpm_quirk; |
|
phys = <&usb_1_hsphy>, <&usb_1_ssphy>; |
|
phy-names = "usb2-phy", "usb3-phy"; |
|
}; |
|
}; |
|
|
|
usb_2: usb@a8f8800 { |
|
compatible = "qcom,sm8350-dwc3", "qcom,dwc3"; |
|
reg = <0 0x0a8f8800 0 0x400>; |
|
status = "disabled"; |
|
#address-cells = <2>; |
|
#size-cells = <2>; |
|
ranges; |
|
|
|
clocks = <&gcc GCC_CFG_NOC_USB3_SEC_AXI_CLK>, |
|
<&gcc GCC_USB30_SEC_MASTER_CLK>, |
|
<&gcc GCC_AGGRE_USB3_SEC_AXI_CLK>, |
|
<&gcc GCC_USB30_SEC_MOCK_UTMI_CLK>, |
|
<&gcc GCC_USB30_SEC_SLEEP_CLK>, |
|
<&gcc GCC_USB3_SEC_CLKREF_EN>; |
|
clock-names = "cfg_noc", "core", "iface", "mock_utmi", |
|
"sleep", "xo"; |
|
|
|
assigned-clocks = <&gcc GCC_USB30_SEC_MOCK_UTMI_CLK>, |
|
<&gcc GCC_USB30_SEC_MASTER_CLK>; |
|
assigned-clock-rates = <19200000>, <200000000>; |
|
|
|
interrupts-extended = <&intc GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>, |
|
<&pdc 12 IRQ_TYPE_EDGE_BOTH>, |
|
<&pdc 13 IRQ_TYPE_EDGE_BOTH>, |
|
<&pdc 16 IRQ_TYPE_LEVEL_HIGH>; |
|
interrupt-names = "hs_phy_irq", "dp_hs_phy_irq", |
|
"dm_hs_phy_irq", "ss_phy_irq"; |
|
|
|
power-domains = <&gcc USB30_SEC_GDSC>; |
|
|
|
resets = <&gcc GCC_USB30_SEC_BCR>; |
|
|
|
usb_2_dwc3: usb@a800000 { |
|
compatible = "snps,dwc3"; |
|
reg = <0 0x0a800000 0 0xcd00>; |
|
interrupts = <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>; |
|
iommus = <&apps_smmu 0x20 0x0>; |
|
snps,dis_u2_susphy_quirk; |
|
snps,dis_enblslpm_quirk; |
|
phys = <&usb_2_hsphy>, <&usb_2_ssphy>; |
|
phy-names = "usb2-phy", "usb3-phy"; |
|
}; |
|
}; |
|
|
|
adsp: remoteproc@17300000 { |
|
compatible = "qcom,sm8350-adsp-pas"; |
|
reg = <0 0x17300000 0 0x100>; |
|
|
|
interrupts-extended = <&pdc 6 IRQ_TYPE_LEVEL_HIGH>, |
|
<&smp2p_adsp_in 0 IRQ_TYPE_EDGE_RISING>, |
|
<&smp2p_adsp_in 1 IRQ_TYPE_EDGE_RISING>, |
|
<&smp2p_adsp_in 2 IRQ_TYPE_EDGE_RISING>, |
|
<&smp2p_adsp_in 3 IRQ_TYPE_EDGE_RISING>; |
|
interrupt-names = "wdog", "fatal", "ready", |
|
"handover", "stop-ack"; |
|
|
|
clocks = <&rpmhcc RPMH_CXO_CLK>; |
|
clock-names = "xo"; |
|
|
|
power-domains = <&aoss_qmp AOSS_QMP_LS_LPASS>, |
|
<&rpmhpd 4>, |
|
<&rpmhpd 5>; |
|
power-domain-names = "load_state", "lcx", "lmx"; |
|
|
|
memory-region = <&pil_adsp_mem>; |
|
|
|
qcom,smem-states = <&smp2p_adsp_out 0>; |
|
qcom,smem-state-names = "stop"; |
|
|
|
status = "disabled"; |
|
|
|
glink-edge { |
|
interrupts-extended = <&ipcc IPCC_CLIENT_LPASS |
|
IPCC_MPROC_SIGNAL_GLINK_QMP |
|
IRQ_TYPE_EDGE_RISING>; |
|
mboxes = <&ipcc IPCC_CLIENT_LPASS |
|
IPCC_MPROC_SIGNAL_GLINK_QMP>; |
|
|
|
label = "lpass"; |
|
qcom,remote-pid = <2>; |
|
}; |
|
}; |
|
}; |
|
|
|
thermal_zones: thermal-zones { |
|
cpu0-thermal { |
|
polling-delay-passive = <250>; |
|
polling-delay = <1000>; |
|
|
|
thermal-sensors = <&tsens0 1>; |
|
|
|
trips { |
|
cpu0_alert0: trip-point0 { |
|
temperature = <90000>; |
|
hysteresis = <2000>; |
|
type = "passive"; |
|
}; |
|
|
|
cpu0_alert1: trip-point1 { |
|
temperature = <95000>; |
|
hysteresis = <2000>; |
|
type = "passive"; |
|
}; |
|
|
|
cpu0_crit: cpu_crit { |
|
temperature = <110000>; |
|
hysteresis = <1000>; |
|
type = "critical"; |
|
}; |
|
}; |
|
|
|
cooling-maps { |
|
map0 { |
|
trip = <&cpu0_alert0>; |
|
cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; |
|
}; |
|
map1 { |
|
trip = <&cpu0_alert1>; |
|
cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; |
|
}; |
|
}; |
|
}; |
|
|
|
cpu1-thermal { |
|
polling-delay-passive = <250>; |
|
polling-delay = <1000>; |
|
|
|
thermal-sensors = <&tsens0 2>; |
|
|
|
trips { |
|
cpu1_alert0: trip-point0 { |
|
temperature = <90000>; |
|
hysteresis = <2000>; |
|
type = "passive"; |
|
}; |
|
|
|
cpu1_alert1: trip-point1 { |
|
temperature = <95000>; |
|
hysteresis = <2000>; |
|
type = "passive"; |
|
}; |
|
|
|
cpu1_crit: cpu_crit { |
|
temperature = <110000>; |
|
hysteresis = <1000>; |
|
type = "critical"; |
|
}; |
|
}; |
|
|
|
cooling-maps { |
|
map0 { |
|
trip = <&cpu1_alert0>; |
|
cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; |
|
}; |
|
map1 { |
|
trip = <&cpu1_alert1>; |
|
cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; |
|
}; |
|
}; |
|
}; |
|
|
|
cpu2-thermal { |
|
polling-delay-passive = <250>; |
|
polling-delay = <1000>; |
|
|
|
thermal-sensors = <&tsens0 3>; |
|
|
|
trips { |
|
cpu2_alert0: trip-point0 { |
|
temperature = <90000>; |
|
hysteresis = <2000>; |
|
type = "passive"; |
|
}; |
|
|
|
cpu2_alert1: trip-point1 { |
|
temperature = <95000>; |
|
hysteresis = <2000>; |
|
type = "passive"; |
|
}; |
|
|
|
cpu2_crit: cpu_crit { |
|
temperature = <110000>; |
|
hysteresis = <1000>; |
|
type = "critical"; |
|
}; |
|
}; |
|
|
|
cooling-maps { |
|
map0 { |
|
trip = <&cpu2_alert0>; |
|
cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; |
|
}; |
|
map1 { |
|
trip = <&cpu2_alert1>; |
|
cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; |
|
}; |
|
}; |
|
}; |
|
|
|
cpu3-thermal { |
|
polling-delay-passive = <250>; |
|
polling-delay = <1000>; |
|
|
|
thermal-sensors = <&tsens0 4>; |
|
|
|
trips { |
|
cpu3_alert0: trip-point0 { |
|
temperature = <90000>; |
|
hysteresis = <2000>; |
|
type = "passive"; |
|
}; |
|
|
|
cpu3_alert1: trip-point1 { |
|
temperature = <95000>; |
|
hysteresis = <2000>; |
|
type = "passive"; |
|
}; |
|
|
|
cpu3_crit: cpu_crit { |
|
temperature = <110000>; |
|
hysteresis = <1000>; |
|
type = "critical"; |
|
}; |
|
}; |
|
|
|
cooling-maps { |
|
map0 { |
|
trip = <&cpu3_alert0>; |
|
cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; |
|
}; |
|
map1 { |
|
trip = <&cpu3_alert1>; |
|
cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; |
|
}; |
|
}; |
|
}; |
|
|
|
cpu4-top-thermal { |
|
polling-delay-passive = <250>; |
|
polling-delay = <1000>; |
|
|
|
thermal-sensors = <&tsens0 7>; |
|
|
|
trips { |
|
cpu4_top_alert0: trip-point0 { |
|
temperature = <90000>; |
|
hysteresis = <2000>; |
|
type = "passive"; |
|
}; |
|
|
|
cpu4_top_alert1: trip-point1 { |
|
temperature = <95000>; |
|
hysteresis = <2000>; |
|
type = "passive"; |
|
}; |
|
|
|
cpu4_top_crit: cpu_crit { |
|
temperature = <110000>; |
|
hysteresis = <1000>; |
|
type = "critical"; |
|
}; |
|
}; |
|
|
|
cooling-maps { |
|
map0 { |
|
trip = <&cpu4_top_alert0>; |
|
cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; |
|
}; |
|
map1 { |
|
trip = <&cpu4_top_alert1>; |
|
cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; |
|
}; |
|
}; |
|
}; |
|
|
|
cpu5-top-thermal { |
|
polling-delay-passive = <250>; |
|
polling-delay = <1000>; |
|
|
|
thermal-sensors = <&tsens0 8>; |
|
|
|
trips { |
|
cpu5_top_alert0: trip-point0 { |
|
temperature = <90000>; |
|
hysteresis = <2000>; |
|
type = "passive"; |
|
}; |
|
|
|
cpu5_top_alert1: trip-point1 { |
|
temperature = <95000>; |
|
hysteresis = <2000>; |
|
type = "passive"; |
|
}; |
|
|
|
cpu5_top_crit: cpu_crit { |
|
temperature = <110000>; |
|
hysteresis = <1000>; |
|
type = "critical"; |
|
}; |
|
}; |
|
|
|
cooling-maps { |
|
map0 { |
|
trip = <&cpu5_top_alert0>; |
|
cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; |
|
}; |
|
map1 { |
|
trip = <&cpu5_top_alert1>; |
|
cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; |
|
}; |
|
}; |
|
}; |
|
|
|
cpu6-top-thermal { |
|
polling-delay-passive = <250>; |
|
polling-delay = <1000>; |
|
|
|
thermal-sensors = <&tsens0 9>; |
|
|
|
trips { |
|
cpu6_top_alert0: trip-point0 { |
|
temperature = <90000>; |
|
hysteresis = <2000>; |
|
type = "passive"; |
|
}; |
|
|
|
cpu6_top_alert1: trip-point1 { |
|
temperature = <95000>; |
|
hysteresis = <2000>; |
|
type = "passive"; |
|
}; |
|
|
|
cpu6_top_crit: cpu_crit { |
|
temperature = <110000>; |
|
hysteresis = <1000>; |
|
type = "critical"; |
|
}; |
|
}; |
|
|
|
cooling-maps { |
|
map0 { |
|
trip = <&cpu6_top_alert0>; |
|
cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; |
|
}; |
|
map1 { |
|
trip = <&cpu6_top_alert1>; |
|
cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; |
|
}; |
|
}; |
|
}; |
|
|
|
cpu7-top-thermal { |
|
polling-delay-passive = <250>; |
|
polling-delay = <1000>; |
|
|
|
thermal-sensors = <&tsens0 10>; |
|
|
|
trips { |
|
cpu7_top_alert0: trip-point0 { |
|
temperature = <90000>; |
|
hysteresis = <2000>; |
|
type = "passive"; |
|
}; |
|
|
|
cpu7_top_alert1: trip-point1 { |
|
temperature = <95000>; |
|
hysteresis = <2000>; |
|
type = "passive"; |
|
}; |
|
|
|
cpu7_top_crit: cpu_crit { |
|
temperature = <110000>; |
|
hysteresis = <1000>; |
|
type = "critical"; |
|
}; |
|
}; |
|
|
|
cooling-maps { |
|
map0 { |
|
trip = <&cpu7_top_alert0>; |
|
cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; |
|
}; |
|
map1 { |
|
trip = <&cpu7_top_alert1>; |
|
cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; |
|
}; |
|
}; |
|
}; |
|
|
|
cpu4-bottom-thermal { |
|
polling-delay-passive = <250>; |
|
polling-delay = <1000>; |
|
|
|
thermal-sensors = <&tsens0 11>; |
|
|
|
trips { |
|
cpu4_bottom_alert0: trip-point0 { |
|
temperature = <90000>; |
|
hysteresis = <2000>; |
|
type = "passive"; |
|
}; |
|
|
|
cpu4_bottom_alert1: trip-point1 { |
|
temperature = <95000>; |
|
hysteresis = <2000>; |
|
type = "passive"; |
|
}; |
|
|
|
cpu4_bottom_crit: cpu_crit { |
|
temperature = <110000>; |
|
hysteresis = <1000>; |
|
type = "critical"; |
|
}; |
|
}; |
|
|
|
cooling-maps { |
|
map0 { |
|
trip = <&cpu4_bottom_alert0>; |
|
cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; |
|
}; |
|
map1 { |
|
trip = <&cpu4_bottom_alert1>; |
|
cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; |
|
}; |
|
}; |
|
}; |
|
|
|
cpu5-bottom-thermal { |
|
polling-delay-passive = <250>; |
|
polling-delay = <1000>; |
|
|
|
thermal-sensors = <&tsens0 12>; |
|
|
|
trips { |
|
cpu5_bottom_alert0: trip-point0 { |
|
temperature = <90000>; |
|
hysteresis = <2000>; |
|
type = "passive"; |
|
}; |
|
|
|
cpu5_bottom_alert1: trip-point1 { |
|
temperature = <95000>; |
|
hysteresis = <2000>; |
|
type = "passive"; |
|
}; |
|
|
|
cpu5_bottom_crit: cpu_crit { |
|
temperature = <110000>; |
|
hysteresis = <1000>; |
|
type = "critical"; |
|
}; |
|
}; |
|
|
|
cooling-maps { |
|
map0 { |
|
trip = <&cpu5_bottom_alert0>; |
|
cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; |
|
}; |
|
map1 { |
|
trip = <&cpu5_bottom_alert1>; |
|
cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; |
|
}; |
|
}; |
|
}; |
|
|
|
cpu6-bottom-thermal { |
|
polling-delay-passive = <250>; |
|
polling-delay = <1000>; |
|
|
|
thermal-sensors = <&tsens0 13>; |
|
|
|
trips { |
|
cpu6_bottom_alert0: trip-point0 { |
|
temperature = <90000>; |
|
hysteresis = <2000>; |
|
type = "passive"; |
|
}; |
|
|
|
cpu6_bottom_alert1: trip-point1 { |
|
temperature = <95000>; |
|
hysteresis = <2000>; |
|
type = "passive"; |
|
}; |
|
|
|
cpu6_bottom_crit: cpu_crit { |
|
temperature = <110000>; |
|
hysteresis = <1000>; |
|
type = "critical"; |
|
}; |
|
}; |
|
|
|
cooling-maps { |
|
map0 { |
|
trip = <&cpu6_bottom_alert0>; |
|
cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; |
|
}; |
|
map1 { |
|
trip = <&cpu6_bottom_alert1>; |
|
cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; |
|
}; |
|
}; |
|
}; |
|
|
|
cpu7-bottom-thermal { |
|
polling-delay-passive = <250>; |
|
polling-delay = <1000>; |
|
|
|
thermal-sensors = <&tsens0 14>; |
|
|
|
trips { |
|
cpu7_bottom_alert0: trip-point0 { |
|
temperature = <90000>; |
|
hysteresis = <2000>; |
|
type = "passive"; |
|
}; |
|
|
|
cpu7_bottom_alert1: trip-point1 { |
|
temperature = <95000>; |
|
hysteresis = <2000>; |
|
type = "passive"; |
|
}; |
|
|
|
cpu7_bottom_crit: cpu_crit { |
|
temperature = <110000>; |
|
hysteresis = <1000>; |
|
type = "critical"; |
|
}; |
|
}; |
|
|
|
cooling-maps { |
|
map0 { |
|
trip = <&cpu7_bottom_alert0>; |
|
cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; |
|
}; |
|
map1 { |
|
trip = <&cpu7_bottom_alert1>; |
|
cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, |
|
<&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; |
|
}; |
|
}; |
|
}; |
|
|
|
aoss0-thermal { |
|
polling-delay-passive = <250>; |
|
polling-delay = <1000>; |
|
|
|
thermal-sensors = <&tsens0 0>; |
|
|
|
trips { |
|
aoss0_alert0: trip-point0 { |
|
temperature = <90000>; |
|
hysteresis = <2000>; |
|
type = "hot"; |
|
}; |
|
}; |
|
}; |
|
|
|
cluster0-thermal { |
|
polling-delay-passive = <250>; |
|
polling-delay = <1000>; |
|
|
|
thermal-sensors = <&tsens0 5>; |
|
|
|
trips { |
|
cluster0_alert0: trip-point0 { |
|
temperature = <90000>; |
|
hysteresis = <2000>; |
|
type = "hot"; |
|
}; |
|
cluster0_crit: cluster0_crit { |
|
temperature = <110000>; |
|
hysteresis = <2000>; |
|
type = "critical"; |
|
}; |
|
}; |
|
}; |
|
|
|
cluster1-thermal { |
|
polling-delay-passive = <250>; |
|
polling-delay = <1000>; |
|
|
|
thermal-sensors = <&tsens0 6>; |
|
|
|
trips { |
|
cluster1_alert0: trip-point0 { |
|
temperature = <90000>; |
|
hysteresis = <2000>; |
|
type = "hot"; |
|
}; |
|
cluster1_crit: cluster1_crit { |
|
temperature = <110000>; |
|
hysteresis = <2000>; |
|
type = "critical"; |
|
}; |
|
}; |
|
}; |
|
|
|
aoss1-thermal { |
|
polling-delay-passive = <250>; |
|
polling-delay = <1000>; |
|
|
|
thermal-sensors = <&tsens1 0>; |
|
|
|
trips { |
|
aoss1_alert0: trip-point0 { |
|
temperature = <90000>; |
|
hysteresis = <2000>; |
|
type = "hot"; |
|
}; |
|
}; |
|
}; |
|
|
|
gpu-thermal-top { |
|
polling-delay-passive = <250>; |
|
polling-delay = <1000>; |
|
|
|
thermal-sensors = <&tsens1 1>; |
|
|
|
trips { |
|
gpu1_alert0: trip-point0 { |
|
temperature = <90000>; |
|
hysteresis = <1000>; |
|
type = "hot"; |
|
}; |
|
}; |
|
}; |
|
|
|
gpu-thermal-bottom { |
|
polling-delay-passive = <250>; |
|
polling-delay = <1000>; |
|
|
|
thermal-sensors = <&tsens1 2>; |
|
|
|
trips { |
|
gpu2_alert0: trip-point0 { |
|
temperature = <90000>; |
|
hysteresis = <1000>; |
|
type = "hot"; |
|
}; |
|
}; |
|
}; |
|
|
|
nspss1-thermal { |
|
polling-delay-passive = <250>; |
|
polling-delay = <1000>; |
|
|
|
thermal-sensors = <&tsens1 3>; |
|
|
|
trips { |
|
nspss1_alert0: trip-point0 { |
|
temperature = <90000>; |
|
hysteresis = <1000>; |
|
type = "hot"; |
|
}; |
|
}; |
|
}; |
|
|
|
nspss2-thermal { |
|
polling-delay-passive = <250>; |
|
polling-delay = <1000>; |
|
|
|
thermal-sensors = <&tsens1 4>; |
|
|
|
trips { |
|
nspss2_alert0: trip-point0 { |
|
temperature = <90000>; |
|
hysteresis = <1000>; |
|
type = "hot"; |
|
}; |
|
}; |
|
}; |
|
|
|
nspss3-thermal { |
|
polling-delay-passive = <250>; |
|
polling-delay = <1000>; |
|
|
|
thermal-sensors = <&tsens1 5>; |
|
|
|
trips { |
|
nspss3_alert0: trip-point0 { |
|
temperature = <90000>; |
|
hysteresis = <1000>; |
|
type = "hot"; |
|
}; |
|
}; |
|
}; |
|
|
|
video-thermal { |
|
polling-delay-passive = <250>; |
|
polling-delay = <1000>; |
|
|
|
thermal-sensors = <&tsens1 6>; |
|
|
|
trips { |
|
video_alert0: trip-point0 { |
|
temperature = <90000>; |
|
hysteresis = <2000>; |
|
type = "hot"; |
|
}; |
|
}; |
|
}; |
|
|
|
mem-thermal { |
|
polling-delay-passive = <250>; |
|
polling-delay = <1000>; |
|
|
|
thermal-sensors = <&tsens1 7>; |
|
|
|
trips { |
|
mem_alert0: trip-point0 { |
|
temperature = <90000>; |
|
hysteresis = <2000>; |
|
type = "hot"; |
|
}; |
|
}; |
|
}; |
|
|
|
modem1-thermal-top { |
|
polling-delay-passive = <250>; |
|
polling-delay = <1000>; |
|
|
|
thermal-sensors = <&tsens1 8>; |
|
|
|
trips { |
|
modem1_alert0: trip-point0 { |
|
temperature = <90000>; |
|
hysteresis = <2000>; |
|
type = "hot"; |
|
}; |
|
}; |
|
}; |
|
|
|
modem2-thermal-top { |
|
polling-delay-passive = <250>; |
|
polling-delay = <1000>; |
|
|
|
thermal-sensors = <&tsens1 9>; |
|
|
|
trips { |
|
modem2_alert0: trip-point0 { |
|
temperature = <90000>; |
|
hysteresis = <2000>; |
|
type = "hot"; |
|
}; |
|
}; |
|
}; |
|
|
|
modem3-thermal-top { |
|
polling-delay-passive = <250>; |
|
polling-delay = <1000>; |
|
|
|
thermal-sensors = <&tsens1 10>; |
|
|
|
trips { |
|
modem3_alert0: trip-point0 { |
|
temperature = <90000>; |
|
hysteresis = <2000>; |
|
type = "hot"; |
|
}; |
|
}; |
|
}; |
|
|
|
modem4-thermal-top { |
|
polling-delay-passive = <250>; |
|
polling-delay = <1000>; |
|
|
|
thermal-sensors = <&tsens1 11>; |
|
|
|
trips { |
|
modem4_alert0: trip-point0 { |
|
temperature = <90000>; |
|
hysteresis = <2000>; |
|
type = "hot"; |
|
}; |
|
}; |
|
}; |
|
|
|
camera-thermal-top { |
|
polling-delay-passive = <250>; |
|
polling-delay = <1000>; |
|
|
|
thermal-sensors = <&tsens1 12>; |
|
|
|
trips { |
|
camera1_alert0: trip-point0 { |
|
temperature = <90000>; |
|
hysteresis = <2000>; |
|
type = "hot"; |
|
}; |
|
}; |
|
}; |
|
|
|
camera-thermal-bottom { |
|
polling-delay-passive = <250>; |
|
polling-delay = <1000>; |
|
|
|
thermal-sensors = <&tsens1 13>; |
|
|
|
trips { |
|
camera2_alert0: trip-point0 { |
|
temperature = <90000>; |
|
hysteresis = <2000>; |
|
type = "hot"; |
|
}; |
|
}; |
|
}; |
|
}; |
|
|
|
timer { |
|
compatible = "arm,armv8-timer"; |
|
interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>, |
|
<GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>, |
|
<GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>, |
|
<GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>; |
|
}; |
|
};
|
|
|